• HousePanther@lemmy.goblackcat.com
    link
    fedilink
    English
    arrow-up
    66
    arrow-down
    2
    ·
    1 year ago

    This is certainly positive news. We need more competition in the processor field. Having essentially a choice between Intel and AMD got us malware like the Intel Management Engine and its AMD equivalent. With a monopoly comes enshitification.

  • rtxn@lemmy.world
    link
    fedilink
    arrow-up
    59
    arrow-down
    1
    ·
    1 year ago

    Why is RISC-V significant? I’m completely out of the loop and have only heard of it in passing.

    • andruid@lemmy.ml
      link
      fedilink
      arrow-up
      135
      ·
      1 year ago

      Open standard CPU instruction set. Meaning people can design new chips for it without needing to enter an expensive license agreement.

      • Blackmist@feddit.uk
        link
        fedilink
        arrow-up
        12
        arrow-down
        1
        ·
        1 year ago

        I would have thought the license agreement would be one of the least expensive parts of making modern high-performance chips.

        • deadbeef79000@lemmy.nz
          link
          fedilink
          arrow-up
          23
          ·
          1 year ago

          Quite the opposite. Well, sort of.

          It’s easy to get a licence, you just need money. Lots of money.

          That’s if you can get a licence. Intel only licensed to AMD because the USA military requires two vendors.

          ARM charges an, err, arm and a leg.

          • Bene7rddso@feddit.de
            link
            fedilink
            arrow-up
            3
            ·
            1 year ago

            Intel licensed to Cyrix (now VIA) as well, and it wasn’t the military but IBM that wanted more suppliers

            • deadbeef79000@lemmy.nz
              link
              fedilink
              arrow-up
              2
              ·
              1 year ago

              Oh yeah, I even had a VIA! What happen to them?

              That was all from unreliable memory. TY for the error correction.

        • andruid@lemmy.ml
          link
          fedilink
          arrow-up
          10
          ·
          1 year ago

          Tbh the biggest saving from this that I’ve actually heard was time saving some 6 months or even potentially saving legal costs during development. Which for a budget starting closer to nothing,like academics, open source, or early start ups, any cost is barrier.

        • redcalcium@lemmy.institute
          link
          fedilink
          arrow-up
          6
          ·
          1 year ago

          It’s actually very lucrative scheme. For example, you’ll need to get some licenses to some Qualcomm patents before you can even buy their Snapdragon chips.

        • apt_install_coffee@lemmy.ml
          link
          fedilink
          arrow-up
          1
          ·
          edit-2
          1 year ago

          If you have the order volume, enough capital to book fab capacity and a solid margin, kind of. These agreements are often done in cents per chip with minimum volume amounts, this is why you see most complicated ARM SoCs targeted at the smartphone market first and trickle down into lower margin products later.

          This is the consequences of only being able to get your licence from one vendor.

    • rist097@lemmy.world
      link
      fedilink
      arrow-up
      75
      ·
      1 year ago

      Because it’s an open Instruction Set Architecture.

      Many different companies used to design their own CPU IS architectures in the past like (MIPS, AVR, PIC, …) and of course the most popular ARM. Downside of this is that the software and ecosystems between these architectures are not compatible. Effort wasted in porting a library to one architecture cannot be always reused for another.

      Recently we see a lot of companies adopting RiscV, and there is a big collaboration between them to ratify the specification and provide software support. This will in turn accelerate the development, and software and hardware support will hopefully overtake ARM in the future.

            • limelight79@lemm.ee
              link
              fedilink
              arrow-up
              1
              ·
              1 year ago

              This is for my own clarification, and anyone else that is confused by the terminology here.

              In the mid- or late 1990s, I took a processor design class, and RISC was “Reduced Instruction Set Computer”, a generic term for the direction processors were going at the time - even though they had a reduced set of instructions, and therefore had to process more instructions, they could run faster overall because the simplification meant they processed each individual instruction that much more quickly. (IIRC the class textbook was written by the people who had designed the MIPS processor.)

              It was my understanding that the speed limitations in the traditional “complex” (CISC) processors were then overcome, so that processor design philosophy continues as well (in particular, x86 architecture is still CISC).

              Now, I’m looking this up on Wikipedia: Okay, RISC-V is a set of instructions for a processor, and there are multiple open-source processors that implement RISC-V.

              This announcement is that Debian now will theoretically run on those processors. Cool!

          • wander1236@sh.itjust.works
            link
            fedilink
            arrow-up
            2
            ·
            1 year ago

            I’m not really counting the 6502, since I don’t think Apple ever bothered with emulation or backwards compatibility for it once they moved to 68000.

    • wiki_me@lemmy.ml
      link
      fedilink
      arrow-up
      24
      ·
      1 year ago

      It’s an open standard that enables open source implementation (and several industry supported options exist), most notably IMO xiangshan and vroom

    • bloodfart@lemmy.ml
      link
      fedilink
      arrow-up
      4
      ·
      1 year ago

      Because we’re getting risc one way or another and the two targets are risc-v and arm. All the phones, tablets, mini pcs and apple made the jump to either arm or risc-v.

  • FancyGUI@lemmy.fancywhale.ca
    link
    fedilink
    arrow-up
    24
    ·
    1 year ago

    That’s amazing! Any PCBs with RiscV chips available? I’d love to compile and run a node in my k8s cluster with it to test how it would run. I’d love a more efficient node!

  • bitcrafter@lemmy.sdf.org
    link
    fedilink
    arrow-up
    12
    ·
    1 year ago

    Is the main advantage of RISC-V’s that it is a free and open standard, or does it have other inherent advantages over other RISC architectures as well?

    • apt_install_coffee@lemmy.ml
      link
      fedilink
      arrow-up
      5
      ·
      edit-2
      1 year ago

      The advantages that we’ll see come from the implementation more than the spec, but having an open standard for the ISA allows more companies to make implementations and to innovate.

      The true benefits will be ~10 years in, when RISCV chip designers are more experienced and have had time to innovate and build good IP blocks.

      E.g. companies that make ARM SoCs are pick’n mix’ing IP from ARM, and adding their own special sauce on top. The future in RISCV comes from having many companies that compete to make intercompatible IP, which hardware vendors like Qualcomm and Rockchip can then licence to make SoCs out of.

      There is benefit to RISCV, over ARM but mostly that comes down to:

      • not having legacy compatibility to maintain.
      • having a frozen spec that is less likely to slowly get feature creep like x86 & ARM.
      • having hindsight for things like vector extension implementations & macro-op fusion.
    • duncesplayed@lemmy.one
      link
      fedilink
      English
      arrow-up
      2
      ·
      1 year ago

      It’s predominantly the first one. They have made a few unique design decisions, but is a fairly conservative “boring” RISC design. The only thing remarkable I can think of of the core ISA is the fact that they have no conditional status registers (no NZVC bits), so you have to kind of combine conditions and branches together, but that’s not exactly unprecedented (MIPS did something similar).

      In the ISA extensions, there is still some instability and disagreement about the best ISA design for some parts. Just the fact that RISC-V is going to have both SIMD and Vector instructions is a bit unique, but probably won’t make a huge difference.

      But it’s a fairly boring RISC design which is free and open and without any licensing hoops to jump through, which is the most interesting bit.

  • eek2121@lemmy.world
    link
    fedilink
    arrow-up
    3
    ·
    1 year ago

    The problem isn’t really the software, but rather GPU drivers/MESA. There are ubuntu ports for many boards, but without GPU acceleration.

  • vacuumflower@lemmy.sdf.org
    link
    fedilink
    arrow-up
    3
    ·
    1 year ago

    Cool, I really want something like RPi, but with SATA on RISC-V. Maybe somebody will make “laptop” cases with normal deep travel keyboards for these too. It’s a possibility, at least.